



# STM32WL55 Dual core project creation, coding and debug

T.O.M.A.S. Team

#### Goals of the session

- Demonstrate how to start dual-core project for STM32WL55J device on STM32CubeIDE
- Show how to configure peripherals and assign them to selected core
- Demonstrate how to prepare the code and build the dual core project on STM32CubeIDE
- Practice with dual core debug using STLink on STM32CubeIDE



#### Prerequisites

- NUCLEO-WL55JC2 board
- Micro USB cable
- PC with preinstalled the following software:
  - STM32CubeIDE (in version at least 1.5.0)
  - STM32WL Cube library (in version at least 1.0.0)



#### Application details – configuration part

- Start dual-core project for STM32WL55J device
- Assign selected peripherals (according to the table on the right) to particular cores
- Enable interrupts on EXTI lines where B1-B3 buttons are connected
- Enable internal pull-ups on B1-B3 lines
- Keep default clock settings (4 MHz from MSI) for both cores
- Generate the code for STM32CubeIDE

|           | pins | CM0PLUS | CM4 |
|-----------|------|---------|-----|
| B1 button | PA0  | +       |     |
| B2 button | PA1  |         | +   |
| B3 button | PC6  | +       |     |
| LED1      | PB15 |         | +   |
| LED2      | PB9  | +       |     |
| LED3      | PB11 |         | +   |



#### STM32WL55 dual core project creation





#### Application details – configuration hints

#### Some project preparation hints:

Enable multi CPUs configuration at new project creation phase:

Enter User Label Signal Unpinning

Within peripherals configuration enable "Show contexts"





You can assign particular pin to any of the core by clicking right button on mouse and select "Pin

Reservation".

We have separate NVIC for each core





#### Application details – code generation

#### STM32CubeMX and STM32CubeIDE during project creation:

- 1. is generating code for both cores (marked CM0PLUS and CM4)
- within ARM CortexM4 core there is a line which activates second core
   HAL\_PWREx\_ReleaseCore(PWR\_CORE\_CPU2);
- 3. creates two linker files with the following memory usage settings:
  - ARM CortexM4: FLASH starts at 0x0800 0000 (128k size), RAM starts at 0x2000 0000 (32k size)
  - ARM CortexM0+: FLASH starts at 0x0802 0000 (128k size), RAM starts at 0x2000 8000 (32k size)



#### **Dual core project modification**





#### Application details – coding part

- Once per second we will increment var\_CM4 and var\_CM0P
   variables within main while() loop for both cores
- The rest of user code will be stored within external interrupts callbacks:
  - B1 button press should toggle LED2
  - B2 button press should toggle LED1 and LED3
  - B3 button press should toggle LED2
- "weak" definition of the callback can be found within
   stm32g0xx\_hal\_gpio.c file (to be tracked from EXTI IRQ
   handler within stm32g0xx\_it.c file):

| void | HAL_ | _GPIO_ | _EXTI_ | _Callback( | (uint16_ | _t | GPIO_ | _Pin) | ; |
|------|------|--------|--------|------------|----------|----|-------|-------|---|
|------|------|--------|--------|------------|----------|----|-------|-------|---|

|           | pins | CM0PLUS | CM4 |
|-----------|------|---------|-----|
| B1 button | PA0  | +       |     |
| B2 button | PA1  |         | +   |
| B3 button | PC6  | +       |     |
| LED1      | PB15 |         | +   |
| LED2      | PB9  | +       |     |
| LED3      | PB11 |         | +   |



#### Application details – coding part

 Once per second we will increment var\_CM4 and var\_CM0P variables within main while() loop for both cores

```
/* USER CODE BEGIN PV */
uint16_t var_CM0P=0;

/* USER CODE BEGIN WHILE */
while (1)
{
 var_CM0P++;
 HAL_Delay(1000);
 /* USER CODE END WHILE */
```

main.c file within ARM CortexM0+ code

```
/* USER CODE BEGIN PV */
uint16_t var_CM4=0;

/* USER CODE BEGIN WHILE */
while (1)
{
 var_CM4++;
 HAL_Delay(1000);
 /* USER CODE END WHILE */
```

main.c file within ARM CortexM4 code



#### Application details – coding part

/\* USER CODE BEGIN 4 \*/

We need to implement external interrupts callbacks for both cores within main.c files (i.e. within USER CODE 4 section)

```
/* USER CODE BEGIN 4 */
void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin)
{
  if(GPIO_PIN_0 == GPIO_Pin)
  {
    HAL_GPIO_TogglePin(LED2_GPIO_Port, LED2_Pin);
  }
  else if(GPIO_PIN_6 == GPIO_Pin)
  {
    HAL_GPIO_TogglePin(LED2_GPIO_Port, LED2_Pin);
  }
}
/* USER CODE END 4 */
```

void HAL\_GPIO\_EXTI\_Callback(uint16\_t GPIO\_Pin)
{
 if(GPIO\_PIN\_1 == GPIO\_Pin)
 {
 HAL\_GPIO\_TogglePin(LED1\_GPIO\_Port, LED1\_Pin);
 HAL\_GPIO\_TogglePin(LED3\_GPIO\_Port, LED3\_Pin);
 }
}
/\* USER CODE END 4 \*/

main.c file within ARM CortexM0+ code

main.c file within ARM CortexM4 code



#### Application build configuration

- Both core contains its independent projects, but we can configure more automatic build which will always build code from both projects in the same order (suggested way: CM4 first, then CM0PLUS)
- To perform such configuration, please click on right button on mouse over CM0PLUS project name and select Properties, then Project References and select CM4 project



Now if you click on build button once your active project is CM0PLUS will trigger build of CM4
project first, then CM0PLUS one



### Dual core project debug configuration





# STM32WL55 debug ports extract from Reference Manual (RM0453)

- Within dual core STM32WL55 MCU we have 2 debug ports:
  - Port 0 dedicated to CortexM4 core
  - Port 1 dedicated to CortexM0+ core

RM0453 Debug support (DBG)





## STM32WL55 debug ports configuration of debug session in STM32CubeIDE

- We need to specify correctly GDB Port number :
  - For ARM CortexM4 core -> Port number 61234 (default)
  - For ARM CortexM0+ core -> Port number = port selected for ARM CortexM4 + 1 (or higher)
- Select access port:
  - "0 Cortex-M4" for CortexM4 part
  - "1 CortexM0plus" for CortexM0+ part
- Select reset behaviour only for CorexM4
- In both configuration select both options within CTI part
- In both configurations select "Shared ST-LINK"







### STM32WL55 debug configuration startup configuration in STM32CubeIDE - code

- Within dual core STM32WL55 MCU ARMCortexM4 is starting automatically after the reset and ARMCortexM0+ should be turned on
- It can be done i.e. Using the code:

```
HAL_PWREx_ReleaseCore(PWR_CORE_CPU2);
```

 This line of code is automatically added by STM32CubeMX and STM32CubeIDE to ARMCortexM4 code once we select dual core project creation



STM32WL55 debug configuration how to configure startup debug for dual core

IDE Add/Edit item

П

Within debug startup configuration for ARMCortexM4 it is necessary to

add ARMCortexM0+ part to be build and flashed together



Within debug startup configuration for ARM CortexM0+ we need to load only symbols

for debug session (as code is already loaded within CM4 debug start)



#### Dual core project debugging





## STM32WL55 debug configuration how to start debug session for dual core

- Start debug session for ARM CortexM4 core
- Start code execution within debug perspective (to start ARM CortexM0+ core)
- Start debug session for ARM CortexM0+ core (it will load only symbols)



#### Synchronous pause and resume execution on both cores

 To suspend both cores stop at breakpoint or suspend using button any of the cores



 To resume both cores from suspend mode select both cores (threads) keeping Ctrl button pressed then press Resume button





### Summary





#### Further information

 AN5564 - Getting started with projects based on dual-core STM32WL microcontrollers in STM32CubeIDE



### Thank you



ST logo is a trademark or a registered trademark of STMicroelectronics International NV or its affiliates in the EU and/or other countries. For additional information about ST trademarks, please refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>.
All other product or service names are the property of their respective owners.

